Salta al contenuto principale
Ricerc@Sapienza
Toggle navigation
Home
Login
Home
Persone
francesco.menichelli@uniroma1.it
Francesco Menichelli
Ricercatore
Struttura:
DIPARTIMENTO DI INGEGNERIA DELL'INFORMAZIONE, ELETTRONICA E TELECOMUNICAZIONI
E-mail:
francesco.menichelli@uniroma1.it
Pagina istituzionale corsi di laurea
Curriculum Sapienza
Pubblicazioni
Titolo
Pubblicato in
Anno
Low-Noise Tunable DC-DC Converter for High-Resistance Thin Film Heaters
Lecture Notes in Electrical Engineering
2024
Design, Implementation and Evaluation of a New Variable Latency Integer Division Scheme
IEEE TRANSACTIONS ON COMPUTERS
2024
Contextual bandits algorithms for reconfigurable hardware accelerators
Lecture Notes in Electrical Engineering
2023
Implementation of Dynamic Acceleration Unit Exchange on a RISC-V Soft-Processor
2023
Improving SET fault resilience by exploiting buffered DMR microarchitecture
SIE 2022. Proceedings of SIE 2022
2023
Homogeneous Tightly-Coupled Dual Core Lock-Step with No Checkpointing Redundancy
SIE 2023: Proceedings of SIE 2023
2023
Fault-tolerant hardware acceleration for high-performance edge-computing nodes
ELECTRONICS
2023
Portable temperature-controlled system integrating thin-film sensors and actuators for biochemical analysis on transparent substrate
IEEE SENSORS JOURNAL
2023
Analysis of a Fault Tolerant Edge-Computing Microarchitecture Exploiting Vector Acceleration
Conference on Ph.D Research in Microelectronics and Electronics (PRIME)
2022
Evaluation of Dynamic Triple Modular Redundancy in an Interleaved-Multi-Threading RISC-V Core
JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS
2022
Design and Evaluation of Buffered Triple Modular Redundancy in Interleaved-Multi-Threading Processors
IEEE ACCESS
2022
Customizable vector acceleration in extreme-edge computing: A risc-v software/hardware architecture study on VGG-16 implementation
ELECTRONICS
2021
Klessydra-T: Designing vector coprocessors for multithreaded edge-computing cores
IEEE MICRO
2021
A Fault Tolerant soft-core obtained from an Interleaved-Multi- Threading RISC- V microprocessor design
34rd IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, DFT 2021
2021
Quality aware selective ECC for approximate DRAM
Applications in Electronics Pervading Industry, Environment and Society APPLEPIES 2019
2020
A RISC-V fault-tolerant microcontroller core architecture based on a hardware thread full/partial protection and a thread-controlled Watch-dog timer
Lecture Notes in Electrical Engineering
2020
Efficient Mathematical Accelerator Design Coupled with an Interleaved Multi-threading RISC-V Microprocessor
Lecture Notes in Electrical Engineering
2020
Fault resilience analysis of a RISC-V microprocessor design through a dedicated UVM environment
33rd IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, DFT 2020
2020
An fpga-based risc-v computer architecture orbital laboratory on a pocketqube satellite
Advances in the Astronautical Sciences
2020
Full system emulation of approximate memory platforms with AppropinQuo
JOURNAL OF LOW POWER ELECTRONICS
2019
1
2
seguente ›
ultima »
ERC
PE6_2
PE7_5
KET
Micro/nano electronics & photonics
© Università degli Studi di Roma "La Sapienza" - Piazzale Aldo Moro 5, 00185 Roma