An energy-aware hardware implementation of 2D hierarchical clustering

04 Pubblicazione in atti di convegno
Cardarilli G. C., Fazzolari R., Matta M., Panella M., Rosato A., Spano S.

We propose here an implementation of 2D hierarchical clustering tailored for power constrained and low-precision hardware. In many application fields such as smart sensor networks, having low computational capacity is mandatory for energy saving purposes. In this context, we aim to deploy a specific constrained hardware solution, using a parallel architecture with a low number of bits. The effectiveness of the proposed approach is corroborated by testing it on well-known 2D clustering datasets. Numerical results show how our low power solution can be implemented without affecting clustering accuracy.

© Università degli Studi di Roma "La Sapienza" - Piazzale Aldo Moro 5, 00185 Roma